





UC1543, UC1544 UC2543, UC2544 UC3543, UC3544

SLUS188A-APRIL 1997-REVISED FEBRUARY 2007

# **Power Supply Supervisory Circuit**

### **FEATURES**

- Includes Over-Voltage, Under-Voltage, and Current Sensing Circuits
- Internal 1% Accurate Reference
- Programmable Time Delays
- SCR "Crowbar" Drive of 300 mA
- Remote Activation Capability
- Optional Over-Voltage Latch
- Uncommitted Comparator Inputs for Low Voltage Sensing (UC1544 Series Only)

### **DESCRIPTION**

The monolithic integrated circuits contain all the functions necessary to monitor and control the output sophisticated power supply system. Over-voltage (O.V.) sensing with provision to trigger "crowbar" an external SCR shutdown; undervoltage (U.V.) circuit which can be used to monitor either the output or to sample the input line voltage; and a third op amp/comparator usable for current sensing (C.L.) are all included in this device, together with an independent, accurate reference generator.

Both over- and under-voltage sensing circuits can be externally programmed for minimum time duration of fault before triggering. All functions contain open collector outputs which can be used independently or wire-or'ed together, and although the SCR trigger is directly connected only to the over-voltage sensing circuit, it may be optionally activated by any of the other outputs, or from an external signal. The O.V. circuit also includes an optional latch and external reset capability.

The UC1544/2544/3544 devices have the added versatility of completely uncommitted inputs to the voltage sensing comparators so that levels less than 2.5 V may be monitored by dividing down the internal reference voltage. The current sense circuit may be used with external compensation as a linear amplifier or as a highgain comparator. Although nominally set for zero input offset, a fixed threshold may be added with an external resistor. Instead of current limiting, this circuit may also be used as an additional voltage monitor.

The reference generator circuit is internally trimmed to eliminate the need for external potentiometers and the entire circuit may be powered directly from either the output being monitored or from a separate bias voltage.

### **BLOCK DIAGRAM**



### NOTE:

For each terminal, first number refers to 1543 series, second to 1544 series. \*On 1543 series, this function is internally connected to VREF.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **Connection Diagrams**





# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                   |                | VALUE      | UNIT |
|------------------|-----------------------------------|----------------|------------|------|
| V <sub>IN</sub>  | Input supply voltage              |                | 40         | V    |
|                  | Sense inputs, voltage range       |                | 0 to VIN   | V    |
|                  | SCR trigger current (2)           |                | -600       | mA   |
|                  | Indicator output voltage          |                | 40         | V    |
|                  | Indicator output sink current     |                | 50         | mA   |
|                  | Power dissipation (package limita | ition)         | 1000       | mW   |
| TJ               | Operating temperature range       | UC1543, UC1544 | -55 to 125 |      |
|                  |                                   | UC2543, UC2544 | -25 to 85  | °C   |
|                  |                                   | UC3543, UC3544 | 0 to 70    |      |
| T <sub>stg</sub> | Storage temperature range         |                | -65 to 150 |      |

- (1) Currents are positive-into, negative-out of the specified terminal.
- (2) At higher input voltages, a dissipation limiting resistor, RG, is required.



# **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for  $T_A$  = -55°C to 125°C for theUC1543 and UC1544; -25°C to 85°C for the UC2543 and UC2544; and 0°C to 70°C for the UC3543 and UC3544. Electrical tests are performed with  $V_{IN}$  = 10 V and 2-k $\Omega$  pull-up resistors on all indicator outputs. All electrical specifications for the UC1544, UC2544, and UC3544 devices are tested with the inverting over-voltage input and the non-inverting under-voltage input externallyconnected to the 2.5 V reference.  $T_A$  =  $T_J$ .

|                  | PARAMETER                                   | TEST CONDITIONS                                                     | UC1543/UC1544/UC2543/<br>UC2544 |      |      | UC3543/UC3544 |      |      | UNIT   |  |  |
|------------------|---------------------------------------------|---------------------------------------------------------------------|---------------------------------|------|------|---------------|------|------|--------|--|--|
|                  |                                             |                                                                     | MIN TYP                         |      | MAX  | MIN           | TYP  | MAX  |        |  |  |
| \/               | lanut valtaga ranga                         | $T_J = 25^{\circ}C$ to $T_{MAX}$                                    | 4.5                             |      | 40   | 4.5           |      | 40   | V      |  |  |
| $V_{IN}$         | Input voltage range                         | T <sub>MIN</sub> to T <sub>MAX</sub>                                | 4.7                             |      | 40   | 4.7           |      | 40   | ľ      |  |  |
| I <sub>CC</sub>  | Supply current                              | $V_{IN} = 40 \text{ V, output open,}$<br>$T_J = 25^{\circ}\text{C}$ |                                 | 7    | 10   |               | 7    | 10   | mA     |  |  |
|                  |                                             | $T_{MIN} \le T_J \le T_{MAX}$                                       |                                 |      | 15   |               |      | 15   |        |  |  |
| Refere           | ence Section                                |                                                                     |                                 |      |      |               |      |      |        |  |  |
| V                | Output voltage                              | $T_J = 25^{\circ}C$                                                 | 2.48                            | 2.5  | 2.52 | 2.45          | 2.50 | 2.55 | V      |  |  |
| V <sub>OUT</sub> |                                             | Over temperature range                                              | 2.45                            |      | 2.55 | 2.40          |      | 2.60 | V      |  |  |
|                  | Line regulation                             | V <sub>IN</sub> = 5 to 30 V                                         |                                 | 1    | 5    |               | 1    | 5    | \/     |  |  |
|                  | Load regulation                             | I <sub>REF</sub> = 0 to 10 mA                                       |                                 | 1    | 10   |               | 1    | 10   | mV     |  |  |
|                  | Short circuit current                       | V <sub>REF</sub> = 0                                                | -10                             | -20  | -40  | -12           | -20  | -40  | mA     |  |  |
|                  | Temperature stability                       |                                                                     |                                 | 50   |      |               | 50   |      | ppm/°C |  |  |
| SCR T            | rigger Section                              |                                                                     |                                 | •    | •    | •             |      |      |        |  |  |
|                  | Peak output current                         | V <sub>IN</sub> = 5V, RG = 0, VO = 0                                | -100                            | -300 | -600 | -100          | -300 | -600 | mA     |  |  |
|                  | Peak output voltage                         | V <sub>IN</sub> = 15 V, I <sub>O</sub> = -100 mA                    | 12                              | 13   |      | 12            | 13   |      | .,     |  |  |
|                  | Output OFF voltage                          | V <sub>IN</sub> = 40 V                                              |                                 | 0    | 0.1  |               | 0    | 0.1  | V      |  |  |
|                  | Remote activate current                     | R/A Pin = GND                                                       |                                 | -0.4 | -0.8 |               | -0.4 | -0.8 | mA     |  |  |
|                  | Remote activate voltage                     | R/A Pin Open                                                        |                                 | 2    | 6    |               | 2    | 6    | V      |  |  |
|                  | Reset current                               | Reset = GND, R/A = GND                                              |                                 | -0.4 | -0.8 |               | -0.4 | -0.8 | mA     |  |  |
|                  | Reset voltage                               | Reset open, R/A = GND                                               |                                 | 2    | 6    |               | 2    | 6    | V      |  |  |
|                  | Output current rise time                    | $R_L = 50, T_J = 25^{\circ}C, C_D = 0$                              |                                 | 400  |      |               | 400  |      | mA/μs  |  |  |
|                  | Prop. delay from R/A                        | $R_L = 50, T_J = 25^{\circ}C, C_D = 0$                              |                                 | 300  |      |               | 300  |      |        |  |  |
|                  | Prop. delay from O/V input                  | $R_L = 50, T_J = 25^{\circ}C, C_D = 0$                              |                                 | 500  |      |               | 500  |      | ns     |  |  |
| Compa            | arator Section                              | -                                                                   |                                 |      |      | "             |      |      |        |  |  |
|                  | Input threshold (Input                      | $T_J = 25^{\circ}C$                                                 | 2.45                            | 2.50 | 2.55 | 2.40          | 2.50 | 2.60 |        |  |  |
|                  | voltage rising on O.V. and falling on U.V.) | Over temperature range                                              | 2.40                            |      | 2.60 | 2.35          |      | 2.65 | V      |  |  |
|                  | Input hysteresis                            |                                                                     |                                 | 25   |      |               | 25   |      | mV     |  |  |
|                  | Input bias current                          | Sense input = 0 V                                                   |                                 | -0.3 | -1.0 |               | -0.3 | -1.0 | μΑ     |  |  |
|                  | Delay saturation                            |                                                                     |                                 | 0.2  | 0.5  |               | 0.2  | 0.5  | V      |  |  |
|                  | Delay high level                            |                                                                     |                                 | 6    | 7    |               | 6    | 7    | v      |  |  |
|                  | Delay charging current                      | $V_O = 0$                                                           | -200                            | -250 | -300 | -200          | -250 | -300 | μΑ     |  |  |
|                  | Indicate saturation                         | I <sub>L</sub> = 10 mA                                              |                                 | 0.2  | 0.5  |               | 0.2  | 0.5  | V      |  |  |
|                  | Indicate leakage                            | V <sub>IND</sub> = 40 V                                             |                                 | 0.01 | 1.0  |               | 0.01 | 1.0  | μΑ     |  |  |
|                  | Propagation delay                           | Input over drive = 200 mV,<br>$T_J = 25$ °C, $C_D = 0$              |                                 | 400  |      |               | 400  |      | ns     |  |  |
|                  | Propagation delay                           | Input over drive = 200 mV,<br>$T_J = 25$ °C, $C_D = 1 \mu F$        |                                 | 10   |      |               | 10   |      | ms     |  |  |

# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise stated, these specifications apply for  $T_A = -55^{\circ}\text{C}$  to 125°C for the UC1543 and UC1544; -25°C to 85°C for the UC2543 and UC2544; and 0°C to 70°C for the UC3543 and UC3544. Electrical tests are performed with  $V_{\text{IN}} = 10 \text{ V}$  and 2-k $\Omega$  pull-up resistors on all indicator outputs. All electrical specifications for the UC1544, UC2544, and UC3544 devices are tested with the inverting over-voltage input and the non-inverting under-voltage input externallyconnected to the 2.5 V reference.  $T_A = T_J$ .

| urrent Limit Section                                        |                                                                                                                                                                                                                                        |    |      |         |    |      |         |     |  |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|---------|----|------|---------|-----|--|
| Input voltage range                                         |                                                                                                                                                                                                                                        | 0  |      | VIN -3V | 0  |      | VIN -3V | V   |  |
| Input Bias Current                                          | Offset pin open, V <sub>CM</sub> = 0                                                                                                                                                                                                   |    | -0.3 | -1.0    |    | -0.3 | -1.0    | μΑ  |  |
| land offert value                                           | Offset pin open, V <sub>CM</sub> = 0                                                                                                                                                                                                   |    | 0    | 10      |    | 0    | 10      | \/  |  |
| Input offset voltage                                        | 10k from offset pin to GND                                                                                                                                                                                                             | 80 | 100  | 120     | 80 | 100  | 120     | mV  |  |
| CMRR $0 \le V_{CM} \le 12 \text{ V}, V_{IN} = 15 \text{ V}$ |                                                                                                                                                                                                                                        | 60 | 70   |         | 60 | 70   |         |     |  |
| AVOL                                                        | $\begin{array}{c} \text{Offset pin open, V}_{\text{CM}} = 0 \\ \text{V,} \\ \text{R}_{\text{L}} = 10 \text{ k}\Omega \text{ to 15 k}\Omega, \\ \text{V}_{\text{OUT}} = 1 \text{ to 6 V} \\ \\ \text{Output saturation} \\ \end{array}$ |    | 80   |         | 72 | 80   |         | dB  |  |
| Output saturation                                           |                                                                                                                                                                                                                                        |    | 0.2  | 0.5     |    | 0.2  | 0.5     | V   |  |
| Output leakage                                              | V <sub>IND</sub> = 40 V                                                                                                                                                                                                                |    | 0.01 | 1.0     |    | 0.01 | 1.0     | μΑ  |  |
| Small signal bandwidth                                      | $A_V = 0$ dB, $T_J = 25$ °C                                                                                                                                                                                                            |    | 5    |         |    | 5    |         | MHz |  |
| Propagation delay                                           | $V_{OVERDRIVE} = 100 \text{ mV},$<br>$T_J = 25^{\circ}\text{C}$                                                                                                                                                                        |    | 200  |         |    | 200  |         | ns  |  |

### **TYPICAL CHARACTERISTICS**

# Recommended Series Gate Resistance, Rg For Use With Higher Supply Voltages 200 Rg > Vin -5 0.2 PB 0 5 10 15 20 25 30 35 40 Vin SUPPLY VOLTAGE - (VOLTS) Figure 1.



Figure 2.





### **Current Limit Input Threshold**



Figure 3.

**Current Limit Amplifier Gain** 



Figure 4.



Figure 6.

# **APPLICATION INFORMATION**

The values for the external components are determined as follows:

$$V_{TH} = \frac{1000}{R1}$$

Current limit input threshold,

C<sub>S</sub> is determined by the current loop dynamics

$$I_P \cong \frac{V_{TH}}{R_{SC}} + \frac{V_O}{R_{SC}} \left( \frac{R2}{R2 + R3} \right)$$

Peak current to load.

$$I_{SC} = \frac{V_{TH}}{R_{SC}}$$

Short circuit current,

$$V_{O(low)} = \frac{2.5(\,R4 + R5 + R6\,)}{R5 + R6} \label{eq:Volume}$$
 Low output voltage limit,

$$V_{O(high)} = \frac{2.5(R4 + R5 + R6)}{R6}$$

High output voltage limit.

Voltage sensing delay,  $t_D = 10,000C_d$ 

$$R_G > \frac{V_{IN} - 5}{0.2}$$

SCR trigger power limiting resistor,



Figure 7. Typical Application



# **APPLICATION INFORMATION (continued)**



Figure 8. Sensing Multiple Supply Voltages



Figure 9. Input Line Monitor

# **APPLICATION INFORMATION (continued)**



Figure 10. Overcurrent Shutdown



# **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|----------------------------|------------------|--------------------------------|
| 5962-8774001EA   | ACTIVE     | CDIP            | J                  | 16   | 1              | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| 5962-8774001FA   | ACTIVE     | CFP             | W                  | 16   | 25             | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| 5962-8774002VA   | OBSOLETE   | CDIP            | J                  | 18   |                | TBD                        | Call TI          | Call TI                        |
| UC1543J          | ACTIVE     | CDIP            | J                  | 16   | 1              | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| UC1543J883B      | ACTIVE     | CDIP            | J                  | 16   | 1              | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| UC1543L          | ACTIVE     | LCCC            | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type             |
| UC1543L883B      | ACTIVE     | LCCC            | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type             |
| UC1543W883B      | ACTIVE     | CFP             | W                  | 16   | 25             | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| UC1544J          | OBSOLETE   | CDIP            | J                  | 18   |                | TBD                        | Call TI          | Call TI                        |
| UC1544J883B      | OBSOLETE   | CDIP            | J                  | 18   |                | TBD                        | Call TI          | Call TI                        |
| UC1544L          | OBSOLETE   | LCCC            | FK                 | 20   |                | TBD                        | Call TI          | Call TI                        |
| UC1544L883B      | OBSOLETE   | LCCC            | FK                 | 20   |                | TBD                        | Call TI          | Call TI                        |
| UC2543DW         | NRND       | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR            |
| UC2543DWG4       | NRND       | SOIC            | DW                 | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR            |
| UC2543J          | ACTIVE     | CDIP            | J                  | 16   | 1              | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| UC2543N          | NRND       | PDIP            | N                  | 16   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |
| UC2543NG4        | NRND       | PDIP            | N                  | 16   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |
| UC2544DW         | NRND       | SOIC            | DW                 | 18   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR            |
| UC2544DWG4       | NRND       | SOIC            | DW                 | 18   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-2-260C-1 YEAR            |
| UC2544J          | OBSOLETE   | CDIP            | J                  | 18   |                | TBD                        | Call TI          | Call TI                        |
| UC2544N          | NRND       | PDIP            | N                  | 18   | 20             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |
| UC2544NG4        | NRND       | PDIP            | N                  | 18   | 20             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |
| UC3543DW         | NRND       | SOIC            | DW                 | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR            |
| UC3543DWG4       | NRND       | SOIC            | DW                 | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR            |
| UC3543J          | ACTIVE     | CDIP            | J                  | 16   | 1              | TBD                        | A42 SNPB         | N / A for Pkg Type             |
| UC3543N          | NRND       | PDIP            | N                  | 16   | 25             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | N / A for Pkg Type             |
| UC3543NG4        | NRND       | PDIP            | N                  | 16   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |
| UC3544J          | OBSOLETE   | CDIP            | J                  | 18   |                | TBD                        | Call TI          | Call TI                        |
| UC3544N          | NRND       | PDIP            | N                  | 18   | 20             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |
| UC3544NG4        | NRND       | PDIP            | N                  | 18   | 20             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | N / A for Pkg Type             |

(1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



# PACKAGE OPTION ADDENDUM

27-Nov-2008

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# FK (S-CQCC-N\*\*)

### **28 TERMINAL SHOWN**

### **LEADLESS CERAMIC CHIP CARRIER**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



# W (R-GDFP-F16)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



# DW (R-PDSO-G18)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AB.



# DW (R-PDSO-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated